# STREETING STREETING SESSION- 2017-18 BILASPUR ## **MSc FINAL** PROJECT-Demultablessee Roll: No: Reg no: BUS/15/420045/106 Government Gramya Bharati College, Hardibazar ## **DECLARATION BY CANDIDATE** Design 1 to 4 Demultiplexer using IC and represent the result in a table Has been conducted by me. Broatati Karean Name of the candidate Bratati Karan M.Sc. final (Physics) Enrollment No. BUS 15 420045/106 Roll No. Daislenao Dr. K.K. Dubey Supervisor Head of the department of Physics **External Examiner** ## DECLARATION BY CANDIDATE Design 1 to 4 Demultiplexer using IC and represent the result in a table Has been conducted by me. Broatata Karlan Name of the candidate Bratati Karan M.Sc. final (Physics) Enrollment No. 8US | 15 | 420045 | 106 Roll No. Daislenao Dr. K.K. Dubey Supervisor Head of the department of Physics **External Examiner** #### **ACKNOWLEDGEMENT** I am grateful to my supervisor Dr. K.K. DUBEY for his active help, guidance and advice during this project work I am also thankful to Mr. SHAHU the lab assistance and other person included with college laboratory for their suggestion, advice, encouragement to carry out the project work. It will be unjust if any gratefulness is not extended to the non-teaching employees of the department, who helped me in different technical work to complete this project work. My special thanks to Miss SHILPA YADAV and my beloved friends for encouraging me during this project work Date: 27.2.18 Place: Hardibazar #### **ACKNOWLEDGEMENT** I am grateful to my supervisor Dr. K.K. DUBEY for his active help, guidance and advice during this project work I am also thankful to Mr. SHAHU the lab assistance and other person included with college laboratory for their suggestion, advice, encouragement to carry out the project work. It will be unjust if any gratefulness is not extended to the non-teaching employees of the department, who helped me in different technical work to complete this project work. My special thanks to Miss SHILPA YADAV and my beloved friends for encouraging me during this project work Date: 27.2.18 Place: Hardibazar ## CONTENTS - 1. Preface - 2. Introduction - 3. Theory - 4. Apparatus - 5. Experimental set up - 6. Experimental procedure - 7. Experimental data - 8. Discussion on the result - 9. Reference #### **PREFACE** An experimental project work constitutes a part of the Under Post Graduate (P.G) Physics Honours Curriculum for the Final year of the Bilaspur University (C.G). ## INTRODUCTION Electric circuits can be classified into two broad groups- analog and digital. The analog circuits handle continuous signals. In single voltage at any instant is important. On the other hand, digital circuit handle binary signals which have only two distinct levels – either a low voltage or a high voltage spread over certain rages. Here absolute value of the signal voltage is not important. In positive level logic system, if a voltage is more positive and is within a certain range (usually 4v±1v) then it is taken as '1' state. The other voltage which is relatively low and is within a certain range (usually 0.2±0.2v) is considered as '0' state. In a negative level logic, then more negative voltage positive as the '0' state. Design 1 to 4 Demultiplexer using IC and represent the result in a table Design 1 to 4 Demultiplexer using IC and represent the result in a table #### Theory: A Demultiplexer(DEMUX) performs the reverse operation of multiplexer.It is a logic system with one input and many outputs. Its function is to transmit input the demultiplexer is also known as data distributer. Demultiplexers are available with 4,8 or 16 outputs. The Device is available as an MSI IC. It can also be designed by using the basic gates. By Changing the control word AB the input data I can be routed to the output $D_n$ where n is the decimal number represented by the binary string AB. For example, if A=1,B=0 then the gate $G_2$ is enabled and I is transmitted to the output $D_2$ . Symbolically we can write $D0=\bar{A}BI$ , $D1=\bar{A}BI$ , $D2=\bar{A}BI$ and D3=ABI For $2^N$ output lines N select lines will be required. The device can be conveniently used for the design of combinational circuits. It is Particularly useful if multiple output combinational circuit is to be designed. #### > Apparatus: i)Bread-Board -1Piece II)IC-7404,IC-7411 III)LED-4Pieces IV)Resistance 1 $k\Omega$ -4Pieces V)Power Supply -5V #### > Truth Table: Table -I | | Input Line | | |---|------------|--------| | A | В | Output | | 0 | D | Y | | 0 | 0 | Y0=1 | | 1 | 1 | Y1=1 | | 1 | 0 | Y2=1 | | - | 1 | Y3=1 | #### > Experimental Table: Table-II | | | Laple-II | | | |-------|--------|----------|-------------|----------------------------------------------| | Input | Selec | ct Line | Output | Remarks | | | ^ | В | Y | | | 5V | A<br>0 | 0 | LED-1 Glows | Input Data is<br>transmitted to Output<br>Y0 | | 5V | 0 | 5 | LED-2 Glows | Input Data is<br>transmitted to Output<br>Y1 | | 5V | 5 | 0 | LED-3 Glows | Input Data is<br>transmitted to Output<br>Y2 | | 5V | 5 | 5 | LED-4 Glows | Input Data is<br>transmitted to Output<br>Y3 | Conclusion: Depending on the combination in two select lines the input data will be transferred to one of the output channel #### Precaution and Discussion: (i)Implementation of digital gates by using IC is more popular than their implementation by using discreate circuit componants .This is due to low cost,small size ,low power requirement and improve performance of ICs. (ii) NAND and NOR gates are called universal building blocks because the basic gates OR,AND,and NOT can be constructed by using NAND or NOR only (iii) While connecting the +5V dc supply to the ICs,special care should e taken.Connection to any pin may damage the IC.